| 70 | CCO |  |
|----|-----|--|
|    |     |  |

|         |              | (3 Hours) [Total Marks :                                                                                                                                                     | : 80] |
|---------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| N.B.    | :            | <ol> <li>Question No.1 is compulsory.</li> <li>Attempt any three from the remaining five questions.</li> <li>Answers to sub-questions should be grouped together.</li> </ol> |       |
| Q1.     | (a)          | Discuss the use of Memory Buffer Register, Memory Address Register and Instruction Register in instruction execution.                                                        | 05    |
|         | <b>(b)</b>   | Explain with an example, how are Karnaugh Maps useful in simplifying logic circuits.                                                                                         | 05    |
|         | <b>(c)</b>   | Discuss the construction and working of a J-K Flip Flop.                                                                                                                     | 05    |
|         | ( <b>d</b> ) | Explain in brief memory hierarchy with a suitable diagram.                                                                                                                   | 05    |
| Q2.     | (a)          | How are Cache Memories useful? Explain the cache organisation in detail with an example.                                                                                     | 10    |
|         | <b>(b)</b>   | What are RAID's? Explain all RAID levels with their advantages and disadvantages.                                                                                            | 10    |
| Q3.     | (a)          | Discuss the functions of an Input-Output module with its block diagram.                                                                                                      | 10    |
|         | <b>(b)</b>   | What is instruction pipelining? Discuss Six-stage instruction pipelining with and without branches.                                                                          | 10    |
| Q4.     | (a)          | Explain the construction and working of a static random access memory.                                                                                                       | 10    |
|         | <b>(b)</b>   | Discuss the organisation and working of a control unit in the CPU with its generic model.                                                                                    | 10    |
| Q5.     | (a)          | Discuss various instruction addressing modes with suitable examples.                                                                                                         | 10    |
|         | <b>(b)</b>   | What is a Bus? Explain various bus interconnection schemes in detail with their architecture.                                                                                | 10    |
| Q6.     |              | Write short note on any four of the following:                                                                                                                               | 20    |
|         |              | (a) Differentiate between RISC and CISC.                                                                                                                                     |       |
|         |              | (b) De-Multiplexers.                                                                                                                                                         |       |
| 16 0 C  |              | (c) DMA.                                                                                                                                                                     |       |
| 1 TO BO |              | (d) Clusters.                                                                                                                                                                |       |
| D'A A   | 1782S        | (e) Instruction cycle with interrupts.                                                                                                                                       |       |

**78660** Page **1** of **1**