Time: 3 Hours Marks: 80 Please check whether you have got the right question paper.

- N.B. Q. No. 1 is compulsory.
  - Attempt any three out of remaining four questions.
  - Assume any suitable data wherever required but justify the same.
- 1 a Explain the Need & Effect of scaling.

20

- Find resistance Rn for nMOS if electron mobility μ<sub>n</sub>=560cm<sup>2</sup>N-sec, b  $t_{ox}$ = 10 nm ,  $\epsilon_{0x}$ = 3.9 x8.85x10<sup>-14</sup> F/cm , and V<sub>G</sub>=3.3 Volts V<sub>THn</sub> =0.7 Volts if W=10μm L=0.5μm
- C Explain Latch-up problem in CMOS and how it can be avoided
- d Draw the circuit and explain the working for bidirectional pad
- 2 Design CMOS inverter such that the switching threshold is Vth = 1.2 10 a V, with the following device parameters:

NMOS: VTO,n= 0.6 V

 $\mu_n C_{ox} = 60 \mu A N^2$ 

PMOS:  $V_{T0,p} = -0.8 V$   $\mu_p C_{ox} = 20 \mu A N^2$ 

Assume  $V_{DD} = 2.4 \text{ V}$  and  $\lambda = 0$ 

Derive expression for current in saturation region from that of the linear region current equation also explain the effect of substrate potential (Body Effect) on current and also discuss the effect on overall

performance of the device.

3 Explain the effect of scaling on interconnects and comment on 10 performance of VLSI circuit.

> Draw the schematic of carry look-ahead adder Explain how speed can 10 be improved?

10 a

F = a.b+c.d.e

Consider the logical function as given above

- Design the CMOS logic gate that provides the function.
- ii) Is it possible to find an Euler graph for the circuit? If so, construct the graph and also it to perform stick level layout. If not find a Layout strategy for the GATE.

|   | b | For the function $Z = \overline{(A+B)(E+F)(H+I)}$                      | 10  |
|---|---|------------------------------------------------------------------------|-----|
|   |   | (i) Domino CMOS circuit (ii) Draw an equivalent circuit for            |     |
|   |   | domino circuit by using equivalent transistor sizes with W/L=30/2      | O.  |
|   |   | (both for NMOS and PMOS)                                               |     |
| 5 | а | Explain the Latch-up problem in CMOS with neat diagram also give       | 5   |
|   |   | the different methods to overcome the latch-up.                        | 300 |
|   | b | Compare various loads used in Inverter circuit. Draw proper diagram    | 10  |
|   |   | and compare different parameters which characterize each type of       |     |
|   |   | Inverters                                                              |     |
|   | С | Draw the Schematic of 6-transistor SRAM cell also the draw layout for  | 5   |
|   |   | the same                                                               |     |
| 6 | а | Explain the clock generation and different types of clocking schemes   | 10  |
|   |   | for VLSI circuit Explain various issues of clock distribution? Explain |     |
|   |   | how they are addressed?                                                |     |
|   | b | How the cross-talk in multilayer system is modeled?                    | 5   |
|   | С | Explain Charge sharing problem and give the solution                   | 5   |
|   |   |                                                                        |     |