Time: 3 Hours **Total Marks: 80** | N. B. | <ul> <li>: (1) Question No. 1 is compulsory.</li> <li>(2) Attempt any three out of remaining.</li> <li>(3) Assume suitable data wherever required.</li> </ul> | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Q.1 | Solve the following (Any four) A. Explain the necessity of randomization in system Verilog. B. Explain the conditional coverage and branch coverage with suitable example. C. Short note on semaphores and describe their use in System Verilog with suitable example. D. List the advantages of assertions in system Verilog. E. Differentiate between FPGA and CPLD. | | | Q.2 | <ul><li>A. Discuss Silicon technology challenges.</li><li>B. Explain various types of arrays used in System Verilog.</li></ul> | 10 Marks<br>10 Marks | | Q.3 | A. Explain the necessity and advantages of using interface. Elaborate with example. | 10 Marks | | | B. Explain various data types in Verilog? Write Verilog code to swap contents of two registers with and without a temporary register? | 10 Marks | | Q.4 | <ul><li>A. Draw and explain each block of Layered testbench used in verificatio</li><li>B. What are different types of coverage? Explain line and toggle coverage with suitable example.</li></ul> | | | Q.5 | <ul> <li>A. List the methods of interprocess communication. Explain ant two in detail. 10 Marks</li> <li>B. What is the significance of program block? 10 Marks</li> <li>For the interface, write the code for:</li> <li>1. A clocking block that is sensitive to the negative edge of the clock and all I/O that are synchronous to the clock.</li> <li>2. A modport for the testbench called master and a modport for the DUT called slave.</li> <li>3. Use the clocking block in the I/O list for the master modport</li> </ul> | | | Q.6 | A. Explain various Fork Join statements supported in System Verilog. B. Describe immediate and concurrent assertions in detail. | 10 Marks<br>10 Marks |