Q.P. Code: **5229** Total Marks :100 (3 Hours) N.B. : (1) Q.No 1 is compulsory (2) Solve any three questions out of remaining questions. (3) Assume suitable data if necessary. Solve any five 1. (a) Convert (i) (174.03125)<sub>10</sub> in octal number and (DB.94)<sub>16</sub> in binary (ii) Make subtraction using 2's complement method (50)10 -(65)10 (b) Compare schottky barrier diode and PN junction diodes (c) Derive the relation between α and β. (d) List the ideal characteristics of OPAMP (e) Prove that NAND gate is universal gate. Convert T-FF to D-FF 2. (a) Draw block diagram of a shunt voltage regulator and explain the working Derive the expression for the stability factor'S of a voltage divider bias . (b) circuit Draw circuit diagram of differentiate using OPAMP and explain (c) 8 3. (a) Explain inverting summing amplifier using OPAMP. Derive the expression. for output voltage. (b) Y = ABC + BCD + ABC simplify this equation and realize using basic gates. (c) Minimize the following expression using K-map $Y = \sum m (1,2,9,10,16,14,15)$ Implement the circuit using minimum number of gates Design on 8 bit comparator using IC 7485 4. (a) Implement the following function using 8:1 Mux (b) $F(A, B, C, D) = \sum_{m} (0,1,2,4,6,9,12,14)$ What is shift register? Mention different modes of operation of shift register. [TURN OVER MD-Con. 10474-15. Q.P. Code: 5229 2 | 5. | (a) | What are advantages of VHDL | | |----|-----|--------------------------------------------------------------------------------------------------------------------------------------------|-----| | | | Write VHDL program for full add | 8 | | | (b) | Design 4 bit synchronous | | | | (c) | Design 4 bit synchronous up counter using T-FF Draw the circuit of JK FF using NAND gates and write the truth table | 8 | | _ | | gates and write the truth table | 40 | | 6. | (a) | Design on a stable multivibrator using IC 555 timer to generate an output | CAR | | | (b) | Draw the circuit diagram of regulated power supply to produce out put | | | | (c) | Draw drain characteristics | 3 | | | (d) | Draw drain characteristics of n-channel JFET and explain various regions. What is excess 3 code? Why it is called self complementary code? | 5 | | | | self complementary code? | 5 | | | | · · · · · · · · · · · · · · · · · · · | |