## SE EXTUTTICAS NOV-DEC 2014 Digital Electronic ## QP Code:14614 | | | (3 Hours) [ Total Marks :80 | | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | N.E | (3)<br>(4) | Question no 1 is compulsory. Out of remaining questions, attempt any three questions. Assume suitable additional data if required. Fig. in brackets on right hand side indicates full marks. | | | 1. | (a) (b) (c) (d) | Compare Moore and Mealy machines models. Design a 4:1 multiplexer using only NAND gates. Write a VHDL code for full adder. Convert SR F/F to D F/F. | 5<br>5<br>5 | | 2. | (a) | Implement the following Boolean function with 8:1 multiplexer.<br>F (A,B,C,D) = $\pi$ m(0,3,5,6,8,9,10,12,14) | 1Û | | | (b) | State truth table of 3 bit Gray to Binary conversion then design it using 3:8 decoder and additional gates. | 10 | | 3. | (a) | Use the quine-Mc-Cluskey method of minimization and find the expression for the function.<br>$F(A,B,C,D) = \sum_{i=0}^{\infty} m(0,1,2,3,5,7,8,9,11,14)$ | 10 | | | (b) | Define the following in terms of Logic families (i) Propagation delay (ii) Fanout (iii) Power Dissipation (iv) Figures of Merit (v) Noise margin | 10 | | 4. | (a) | Design ripple counter using JK flip flop for the state. | 10 | | | (b) | <ul> <li>(i) Give the advantage and disadvantage of CMOS family.</li> <li>(ii) Implement a full-subtractor using two-Half-Subtractors.</li> </ul> | 10 | | 5. | (a)<br>(b) | Design an even parity generator with 3 data bits. Explain any one shift register in detail. | 10<br>10 | | 6. | (a)<br>(b) | Draw and explain the block diagram of architecture of XC9500 CPLD family. Explain Johnson counter or twisted ring counter. | 10<br>10 |