2nd Half-13(10)-PKL-39 tolizlis S. E. Comp Scon-III CBQs Digital Logic design and Analysis GX-12152 Con. 8955-13. Fan out. (3 Hours) Total Marks: 80 N. B.: (1) Question No. 1 is compulsory. (2) Solve any three questions from the remaining. (3) All questions carry equal marks—(20) (4) Figures to the right indicate Marks. Assume suitable data if required. State De-morgan's Theorems. Convert the following (761.514), to binary and hexadecimal (b) Subtract the following using method given below: (i) $(11)_{10} - (22)_{10}$ using 2's complement. (ii) $(33)_{10} - (44)_{10}$ using one's complement. Write short note on Ring Counter using 'D' FF. Compare FPGA and CPLD. (a) Perform the following directly without converting to any other base. (i) $(63)_8 * (21)_8$ (ii) $(D9)_{H} - (80)_{H}$ (i) Simplify the Boolean expression (b) $Y = \overline{A}BC + A\overline{B}C + AB\overline{C} + ABC$ (ii) Express it is standard POS Form $Y = (A + B) (A + C) (B + \overline{C})$ (c) Simplify the logic function using k-map $f(A, B, C, D) = \sum m(4, 5, 6, 7, 8, 10, 12) + d(2, 9, 11)$ Draw the logic diagram using NAND gates only. (d) Explain Astable multivibrator using op-amp with neat waveforms. (a) Design a sequence generator to generate the sequence using 'D' FF 1101001 and 10 repeat. Draw neat state diagram and ckt.diagram. (b) Implement the following logic function using all 4:1 multiplexers with select inputs 10 as 'B', 'C', 'D', 'E' only $F(A, B, C, D, E) = \sum m(0, 1, 2, 3, 6, 8, 9, 10, 13, 15, 17, 20, 24, 30)$ (a) Explain 3 bit Bidirectional shift register using JK Flip Flop. Draw the neat waveforms. 10 4. (b) What is FPGA. Explain basic architecture. What are its advantages over CPLD. 10 (a) Design Full adder using 3:8 decoder with active low outputs and NAND gates. (b) Use Quine Mc-Cluskey method to simplify the logic function as given below. 15 $F(A, B, C, D, E) = \sum m(0, 1, 8, 10, 11, 12, 20, 21, 30) + d(14, 19)$ Realize the above function using NAND gates. (a) Design mod-10 synchronous counter using JK Flip Flops. Check for the lock out 15 6. condition. If so, how the lock-out condition can be avoided? Draw the neat state diagram and circuit diagram with Flip Flops. (b) Explain the transfer characteristics of TTL NAND gate and hence define Fan-in and